mirror of
				https://xff.cz/git/u-boot/
				synced 2025-10-31 02:15:45 +01:00 
			
		
		
		
	On newer CPUs, 8536, 8572, and 8610, the CLKDIV field of LCRR is five bits instead of four. In order to avoid an ifdef, LCRR_CLKDIV is set to 0x1f on all systems. It should be safe as the fifth bit was defined as reserved and set to 0. Code that was using a hard coded 0x0f is changed to use LCRR_CLKDIV. Signed-off-by: Trent Piepho <tpiepho@freescale.com> Acked-by: Kumar Gala <galak@kernel.crashing.org> Acked-by: Jon Loeliger <jdl@freescale.com>
		
			
				
	
	
		
			308 lines
		
	
	
		
			6.7 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
			
		
		
	
	
			308 lines
		
	
	
		
			6.7 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
| /*
 | |
|  * Copyright 2004 Freescale Semiconductor.
 | |
|  * (C) Copyright 2002,2003, Motorola Inc.
 | |
|  * Xianghua Xiao, (X.Xiao@motorola.com)
 | |
|  *
 | |
|  * (C) Copyright 2002 Scott McNutt <smcnutt@artesyncp.com>
 | |
|  *
 | |
|  * See file CREDITS for list of people who contributed to this
 | |
|  * project.
 | |
|  *
 | |
|  * This program is free software; you can redistribute it and/or
 | |
|  * modify it under the terms of the GNU General Public License as
 | |
|  * published by the Free Software Foundation; either version 2 of
 | |
|  * the License, or (at your option) any later version.
 | |
|  *
 | |
|  * This program is distributed in the hope that it will be useful,
 | |
|  * but WITHOUT ANY WARRANTY; without even the implied warranty of
 | |
|  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
 | |
|  * GNU General Public License for more details.
 | |
|  *
 | |
|  * You should have received a copy of the GNU General Public License
 | |
|  * along with this program; if not, write to the Free Software
 | |
|  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
 | |
|  * MA 02111-1307 USA
 | |
|  */
 | |
| 
 | |
| 
 | |
| #include <common.h>
 | |
| #include <pci.h>
 | |
| #include <asm/processor.h>
 | |
| #include <asm/mmu.h>
 | |
| #include <asm/immap_85xx.h>
 | |
| #include <asm/fsl_ddr_sdram.h>
 | |
| #include <libfdt.h>
 | |
| #include <fdt_support.h>
 | |
| 
 | |
| #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
 | |
| extern void ddr_enable_ecc(unsigned int dram_size);
 | |
| #endif
 | |
| 
 | |
| void local_bus_init(void);
 | |
| void sdram_init(void);
 | |
| long int fixed_sdram(void);
 | |
| 
 | |
| int checkboard (void)
 | |
| {
 | |
| 	puts("Board: ADS\n");
 | |
| 
 | |
| #ifdef CONFIG_PCI
 | |
| 	printf("    PCI1: 32 bit, %d MHz (compiled)\n",
 | |
| 	       CONFIG_SYS_CLK_FREQ / 1000000);
 | |
| #else
 | |
| 	printf("    PCI1: disabled\n");
 | |
| #endif
 | |
| 
 | |
| 	/*
 | |
| 	 * Initialize local bus.
 | |
| 	 */
 | |
| 	local_bus_init();
 | |
| 
 | |
| 	return 0;
 | |
| }
 | |
| 
 | |
| 
 | |
| phys_size_t
 | |
| initdram(int board_type)
 | |
| {
 | |
| 	long dram_size = 0;
 | |
| 
 | |
| 	puts("Initializing\n");
 | |
| 
 | |
| #if defined(CONFIG_DDR_DLL)
 | |
| 	{
 | |
| 	    volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
 | |
| 	    uint temp_ddrdll = 0;
 | |
| 
 | |
| 	    /*
 | |
| 	     * Work around to stabilize DDR DLL
 | |
| 	     */
 | |
| 	    temp_ddrdll = gur->ddrdllcr;
 | |
| 	    gur->ddrdllcr = ((temp_ddrdll & 0xff) << 16) | 0x80000000;
 | |
| 	    asm("sync;isync;msync");
 | |
| 	}
 | |
| #endif
 | |
| 
 | |
| #ifdef CONFIG_SPD_EEPROM
 | |
| 	dram_size = fsl_ddr_sdram();
 | |
| 	dram_size = setup_ddr_tlbs(dram_size / 0x100000);
 | |
| 
 | |
| 	dram_size *= 0x100000;
 | |
| #else
 | |
| 	dram_size = fixed_sdram();
 | |
| #endif
 | |
| 
 | |
| #if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
 | |
| 	/*
 | |
| 	 * Initialize and enable DDR ECC.
 | |
| 	 */
 | |
| 	ddr_enable_ecc(dram_size);
 | |
| #endif
 | |
| 
 | |
| 	/*
 | |
| 	 * Initialize SDRAM.
 | |
| 	 */
 | |
| 	sdram_init();
 | |
| 
 | |
| 	puts("    DDR: ");
 | |
| 	return dram_size;
 | |
| }
 | |
| 
 | |
| 
 | |
| /*
 | |
|  * Initialize Local Bus
 | |
|  */
 | |
| 
 | |
| void
 | |
| local_bus_init(void)
 | |
| {
 | |
| 	volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
 | |
| 	volatile ccsr_lbc_t *lbc = (void *)(CONFIG_SYS_MPC85xx_LBC_ADDR);
 | |
| 
 | |
| 	uint clkdiv;
 | |
| 	uint lbc_hz;
 | |
| 	sys_info_t sysinfo;
 | |
| 
 | |
| 	/*
 | |
| 	 * Errata LBC11.
 | |
| 	 * Fix Local Bus clock glitch when DLL is enabled.
 | |
| 	 *
 | |
| 	 * If localbus freq is < 66MHz, DLL bypass mode must be used.
 | |
| 	 * If localbus freq is > 133MHz, DLL can be safely enabled.
 | |
| 	 * Between 66 and 133, the DLL is enabled with an override workaround.
 | |
| 	 */
 | |
| 
 | |
| 	get_sys_info(&sysinfo);
 | |
| 	clkdiv = lbc->lcrr & LCRR_CLKDIV;
 | |
| 	lbc_hz = sysinfo.freqSystemBus / 1000000 / clkdiv;
 | |
| 
 | |
| 	if (lbc_hz < 66) {
 | |
| 		lbc->lcrr = CONFIG_SYS_LBC_LCRR | 0x80000000;	/* DLL Bypass */
 | |
| 
 | |
| 	} else if (lbc_hz >= 133) {
 | |
| 		lbc->lcrr = CONFIG_SYS_LBC_LCRR & (~0x80000000); /* DLL Enabled */
 | |
| 
 | |
| 	} else {
 | |
| 		/*
 | |
| 		 * On REV1 boards, need to change CLKDIV before enable DLL.
 | |
| 		 * Default CLKDIV is 8, change it to 4 temporarily.
 | |
| 		 */
 | |
| 		uint pvr = get_pvr();
 | |
| 		uint temp_lbcdll = 0;
 | |
| 
 | |
| 		if (pvr == PVR_85xx_REV1) {
 | |
| 			/* FIXME: Justify the high bit here. */
 | |
| 			lbc->lcrr = 0x10000004;
 | |
| 		}
 | |
| 
 | |
| 		lbc->lcrr = CONFIG_SYS_LBC_LCRR & (~0x80000000); /* DLL Enabled */
 | |
| 		udelay(200);
 | |
| 
 | |
| 		/*
 | |
| 		 * Sample LBC DLL ctrl reg, upshift it to set the
 | |
| 		 * override bits.
 | |
| 		 */
 | |
| 		temp_lbcdll = gur->lbcdllcr;
 | |
| 		gur->lbcdllcr = (((temp_lbcdll & 0xff) << 16) | 0x80000000);
 | |
| 		asm("sync;isync;msync");
 | |
| 	}
 | |
| }
 | |
| 
 | |
| 
 | |
| /*
 | |
|  * Initialize SDRAM memory on the Local Bus.
 | |
|  */
 | |
| 
 | |
| void
 | |
| sdram_init(void)
 | |
| {
 | |
| 	volatile ccsr_lbc_t *lbc = (void *)(CONFIG_SYS_MPC85xx_LBC_ADDR);
 | |
| 	uint *sdram_addr = (uint *)CONFIG_SYS_LBC_SDRAM_BASE;
 | |
| 
 | |
| 	puts("    SDRAM: ");
 | |
| 	print_size (CONFIG_SYS_LBC_SDRAM_SIZE * 1024 * 1024, "\n");
 | |
| 
 | |
| 	/*
 | |
| 	 * Setup SDRAM Base and Option Registers
 | |
| 	 */
 | |
| 	lbc->or2 = CONFIG_SYS_OR2_PRELIM;
 | |
| 	lbc->br2 = CONFIG_SYS_BR2_PRELIM;
 | |
| 	lbc->lbcr = CONFIG_SYS_LBC_LBCR;
 | |
| 	asm("msync");
 | |
| 
 | |
| 	lbc->lsrt = CONFIG_SYS_LBC_LSRT;
 | |
| 	lbc->mrtpr = CONFIG_SYS_LBC_MRTPR;
 | |
| 	asm("sync");
 | |
| 
 | |
| 	/*
 | |
| 	 * Configure the SDRAM controller.
 | |
| 	 */
 | |
| 	lbc->lsdmr = CONFIG_SYS_LBC_LSDMR_1;
 | |
| 	asm("sync");
 | |
| 	*sdram_addr = 0xff;
 | |
| 	ppcDcbf((unsigned long) sdram_addr);
 | |
| 	udelay(100);
 | |
| 
 | |
| 	lbc->lsdmr = CONFIG_SYS_LBC_LSDMR_2;
 | |
| 	asm("sync");
 | |
| 	*sdram_addr = 0xff;
 | |
| 	ppcDcbf((unsigned long) sdram_addr);
 | |
| 	udelay(100);
 | |
| 
 | |
| 	lbc->lsdmr = CONFIG_SYS_LBC_LSDMR_3;
 | |
| 	asm("sync");
 | |
| 	*sdram_addr = 0xff;
 | |
| 	ppcDcbf((unsigned long) sdram_addr);
 | |
| 	udelay(100);
 | |
| 
 | |
| 	lbc->lsdmr = CONFIG_SYS_LBC_LSDMR_4;
 | |
| 	asm("sync");
 | |
| 	*sdram_addr = 0xff;
 | |
| 	ppcDcbf((unsigned long) sdram_addr);
 | |
| 	udelay(100);
 | |
| 
 | |
| 	lbc->lsdmr = CONFIG_SYS_LBC_LSDMR_5;
 | |
| 	asm("sync");
 | |
| 	*sdram_addr = 0xff;
 | |
| 	ppcDcbf((unsigned long) sdram_addr);
 | |
| 	udelay(100);
 | |
| }
 | |
| 
 | |
| #if !defined(CONFIG_SPD_EEPROM)
 | |
| /*************************************************************************
 | |
|  *  fixed sdram init -- doesn't use serial presence detect.
 | |
|  ************************************************************************/
 | |
| long int fixed_sdram (void)
 | |
| {
 | |
|   #ifndef CONFIG_SYS_RAMBOOT
 | |
| 	volatile ccsr_ddr_t *ddr= (void *)(CONFIG_SYS_MPC85xx_DDR_ADDR);
 | |
| 
 | |
| 	ddr->cs0_bnds = CONFIG_SYS_DDR_CS0_BNDS;
 | |
| 	ddr->cs0_config = CONFIG_SYS_DDR_CS0_CONFIG;
 | |
| 	ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
 | |
| 	ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
 | |
| 	ddr->sdram_mode = CONFIG_SYS_DDR_MODE;
 | |
| 	ddr->sdram_interval = CONFIG_SYS_DDR_INTERVAL;
 | |
|     #if defined (CONFIG_DDR_ECC)
 | |
| 	ddr->err_disable = 0x0000000D;
 | |
| 	ddr->err_sbe = 0x00ff0000;
 | |
|     #endif
 | |
| 	asm("sync;isync;msync");
 | |
| 	udelay(500);
 | |
|     #if defined (CONFIG_DDR_ECC)
 | |
| 	/* Enable ECC checking */
 | |
| 	ddr->sdram_cfg = (CONFIG_SYS_DDR_CONTROL | 0x20000000);
 | |
|     #else
 | |
| 	ddr->sdram_cfg = CONFIG_SYS_DDR_CONTROL;
 | |
|     #endif
 | |
| 	asm("sync; isync; msync");
 | |
| 	udelay(500);
 | |
|   #endif
 | |
| 	return CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
 | |
| }
 | |
| #endif	/* !defined(CONFIG_SPD_EEPROM) */
 | |
| 
 | |
| 
 | |
| #if defined(CONFIG_PCI)
 | |
| /*
 | |
|  * Initialize PCI Devices, report devices found.
 | |
|  */
 | |
| 
 | |
| 
 | |
| static struct pci_controller hose;
 | |
| 
 | |
| #endif	/* CONFIG_PCI */
 | |
| 
 | |
| 
 | |
| void
 | |
| pci_init_board(void)
 | |
| {
 | |
| #ifdef CONFIG_PCI
 | |
| 	pci_mpc85xx_init(&hose);
 | |
| #endif /* CONFIG_PCI */
 | |
| }
 | |
| 
 | |
| 
 | |
| #if defined(CONFIG_OF_BOARD_SETUP)
 | |
| void
 | |
| ft_board_setup(void *blob, bd_t *bd)
 | |
| {
 | |
| 	int node, tmp[2];
 | |
| 	const char *path;
 | |
| 
 | |
| 	ft_cpu_setup(blob, bd);
 | |
| 
 | |
| 	node = fdt_path_offset(blob, "/aliases");
 | |
| 	tmp[0] = 0;
 | |
| 	if (node >= 0) {
 | |
| #ifdef CONFIG_PCI
 | |
| 		path = fdt_getprop(blob, node, "pci0", NULL);
 | |
| 		if (path) {
 | |
| 			tmp[1] = hose.last_busno - hose.first_busno;
 | |
| 			do_fixup_by_path(blob, path, "bus-range", &tmp, 8, 1);
 | |
| 		}
 | |
| #endif
 | |
| 	}
 | |
| }
 | |
| #endif
 |