mirror of
				https://xff.cz/git/u-boot/
				synced 2025-10-27 08:33:10 +01:00 
			
		
		
		
	powerpc/mpc85xx: drop eSDHC periperhal clock code
The below patch added eSDHC periperhal clock code initially.
2d9ca2c mmc: fsl_esdhc: Add peripheral clock support
The purpose was to fix up device tree properties "peripheral-frequency"
so that linux could get the periperhal clock by it.
However the implementation on both u-boot and linux was only
for a Freescale SDK release. The linux part implementation had never
been upstreamed. These code should not have been exist on u-boot
mainline.
Let's remove the powerpc part changes but keep the changes in
fsl_esdhc driver. The changes in fsl_esdhc driver could be utilized
to support SD UHS and eMMC HS200/HS400 speed modes for current
Layerscape ARM platforms.
Signed-off-by: Yangbo Lu <yangbo.lu@nxp.com>
			
			
This commit is contained in:
		| @@ -69,8 +69,7 @@ void get_sys_info(sys_info_t *sys_info) | |||||||
| 		[14] = 4,	/* CC4 PPL / 4 */ | 		[14] = 4,	/* CC4 PPL / 4 */ | ||||||
| 	}; | 	}; | ||||||
| 	uint i, freq_c_pll[CONFIG_SYS_FSL_NUM_CC_PLLS]; | 	uint i, freq_c_pll[CONFIG_SYS_FSL_NUM_CC_PLLS]; | ||||||
| #if !defined(CONFIG_FM_PLAT_CLK_DIV) || !defined(CONFIG_PME_PLAT_CLK_DIV) || \ | #if !defined(CONFIG_FM_PLAT_CLK_DIV) || !defined(CONFIG_PME_PLAT_CLK_DIV) | ||||||
| 	defined(CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK) |  | ||||||
| 	uint rcw_tmp; | 	uint rcw_tmp; | ||||||
| #endif | #endif | ||||||
| 	uint ratio[CONFIG_SYS_FSL_NUM_CC_PLLS]; | 	uint ratio[CONFIG_SYS_FSL_NUM_CC_PLLS]; | ||||||
| @@ -450,48 +449,6 @@ void get_sys_info(sys_info_t *sys_info) | |||||||
| #endif | #endif | ||||||
| #endif | #endif | ||||||
|  |  | ||||||
| #ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK |  | ||||||
| #if defined(CONFIG_ARCH_T2080) |  | ||||||
| #define ESDHC_CLK_SEL	0x00000007 |  | ||||||
| #define ESDHC_CLK_SHIFT	0 |  | ||||||
| #define ESDHC_CLK_RCWSR	15 |  | ||||||
| #else	/* Support T1040 T1024 by now */ |  | ||||||
| #define ESDHC_CLK_SEL	0xe0000000 |  | ||||||
| #define ESDHC_CLK_SHIFT	29 |  | ||||||
| #define ESDHC_CLK_RCWSR	7 |  | ||||||
| #endif |  | ||||||
| 	rcw_tmp = in_be32(&gur->rcwsr[ESDHC_CLK_RCWSR]); |  | ||||||
| 	switch ((rcw_tmp & ESDHC_CLK_SEL) >> ESDHC_CLK_SHIFT) { |  | ||||||
| 	case 1: |  | ||||||
| 		sys_info->freq_sdhc = freq_c_pll[CONFIG_SYS_SDHC_CLK]; |  | ||||||
| 		break; |  | ||||||
| 	case 2: |  | ||||||
| 		sys_info->freq_sdhc = freq_c_pll[CONFIG_SYS_SDHC_CLK] / 2; |  | ||||||
| 		break; |  | ||||||
| 	case 3: |  | ||||||
| 		sys_info->freq_sdhc = freq_c_pll[CONFIG_SYS_SDHC_CLK] / 3; |  | ||||||
| 		break; |  | ||||||
| #if defined(CONFIG_SYS_SDHC_CLK_2_PLL) |  | ||||||
| 	case 4: |  | ||||||
| 		sys_info->freq_sdhc = freq_c_pll[CONFIG_SYS_SDHC_CLK] / 4; |  | ||||||
| 		break; |  | ||||||
| #if defined(CONFIG_ARCH_T2080) |  | ||||||
| 	case 5: |  | ||||||
| 		sys_info->freq_sdhc = freq_c_pll[1 - CONFIG_SYS_SDHC_CLK]; |  | ||||||
| 		break; |  | ||||||
| #endif |  | ||||||
| 	case 6: |  | ||||||
| 		sys_info->freq_sdhc = freq_c_pll[1 - CONFIG_SYS_SDHC_CLK] / 2; |  | ||||||
| 		break; |  | ||||||
| 	case 7: |  | ||||||
| 		sys_info->freq_sdhc = freq_c_pll[1 - CONFIG_SYS_SDHC_CLK] / 3; |  | ||||||
| 		break; |  | ||||||
| #endif |  | ||||||
| 	default: |  | ||||||
| 		sys_info->freq_sdhc = 0; |  | ||||||
| 		printf("Error: Unknown SDHC peripheral clock select!\n"); |  | ||||||
| 	} |  | ||||||
| #endif |  | ||||||
| #else /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */ | #else /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */ | ||||||
|  |  | ||||||
| 	for_each_cpu(i, cpu, cpu_numcores(), cpu_mask()) { | 	for_each_cpu(i, cpu, cpu_numcores(), cpu_mask()) { | ||||||
| @@ -673,15 +630,11 @@ int get_clocks (void) | |||||||
| 	gd->arch.i2c2_clk = gd->arch.i2c1_clk; | 	gd->arch.i2c2_clk = gd->arch.i2c1_clk; | ||||||
|  |  | ||||||
| #if defined(CONFIG_FSL_ESDHC) | #if defined(CONFIG_FSL_ESDHC) | ||||||
| #ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK |  | ||||||
| 	gd->arch.sdhc_clk = sys_info.freq_sdhc / 2; |  | ||||||
| #else |  | ||||||
| #if defined(CONFIG_ARCH_MPC8569) || defined(CONFIG_ARCH_P1010) | #if defined(CONFIG_ARCH_MPC8569) || defined(CONFIG_ARCH_P1010) | ||||||
| 	gd->arch.sdhc_clk = gd->bus_clk; | 	gd->arch.sdhc_clk = gd->bus_clk; | ||||||
| #else | #else | ||||||
| 	gd->arch.sdhc_clk = gd->bus_clk / 2; | 	gd->arch.sdhc_clk = gd->bus_clk / 2; | ||||||
| #endif | #endif | ||||||
| #endif |  | ||||||
| #endif /* defined(CONFIG_FSL_ESDHC) */ | #endif /* defined(CONFIG_FSL_ESDHC) */ | ||||||
|  |  | ||||||
| #if defined(CONFIG_CPM2) | #if defined(CONFIG_CPM2) | ||||||
|   | |||||||
| @@ -331,9 +331,6 @@ | |||||||
| #define CONFIG_SYS_FMAN_V3 | #define CONFIG_SYS_FMAN_V3 | ||||||
| #define CONFIG_FM_PLAT_CLK_DIV	1 | #define CONFIG_FM_PLAT_CLK_DIV	1 | ||||||
| #define CONFIG_SYS_FM1_CLK		CONFIG_FM_PLAT_CLK_DIV | #define CONFIG_SYS_FM1_CLK		CONFIG_FM_PLAT_CLK_DIV | ||||||
| #define CONFIG_SYS_SDHC_CLK		0/* Select SDHC CLK begining from PLL1 |  | ||||||
| 					    per rcw field value */ |  | ||||||
| #define CONFIG_SYS_SDHC_CLK_2_PLL	/* Select SDHC CLK from 2 PLLs */ |  | ||||||
| #define CONFIG_SYS_FM_MURAM_SIZE	0x30000 | #define CONFIG_SYS_FM_MURAM_SIZE	0x30000 | ||||||
| #define CONFIG_SYS_FSL_SINGLE_SOURCE_CLK | #define CONFIG_SYS_FSL_SINGLE_SOURCE_CLK | ||||||
| #define CONFIG_SYS_FSL_TBCLK_DIV	16 | #define CONFIG_SYS_FSL_TBCLK_DIV	16 | ||||||
| @@ -362,8 +359,6 @@ | |||||||
| #define CONFIG_USB_MAX_CONTROLLER_COUNT	2 | #define CONFIG_USB_MAX_CONTROLLER_COUNT	2 | ||||||
| #define CONFIG_SYS_FSL_IFC_BANK_COUNT	8 | #define CONFIG_SYS_FSL_IFC_BANK_COUNT	8 | ||||||
| #define CONFIG_SYS_FM1_CLK		0 | #define CONFIG_SYS_FM1_CLK		0 | ||||||
| #define CONFIG_SYS_SDHC_CLK		0/* Select SDHC CLK begining from PLL1 |  | ||||||
| 					    per rcw field value */ |  | ||||||
| #define CONFIG_QBMAN_CLK_DIV		1 | #define CONFIG_QBMAN_CLK_DIV		1 | ||||||
| #define CONFIG_SYS_FM_MURAM_SIZE	0x30000 | #define CONFIG_SYS_FM_MURAM_SIZE	0x30000 | ||||||
| #define CONFIG_SYS_FSL_SINGLE_SOURCE_CLK | #define CONFIG_SYS_FSL_SINGLE_SOURCE_CLK | ||||||
| @@ -402,9 +397,6 @@ | |||||||
| #define CONFIG_PME_PLAT_CLK_DIV		1 | #define CONFIG_PME_PLAT_CLK_DIV		1 | ||||||
| #define CONFIG_SYS_PME_CLK		CONFIG_PME_PLAT_CLK_DIV | #define CONFIG_SYS_PME_CLK		CONFIG_PME_PLAT_CLK_DIV | ||||||
| #define CONFIG_SYS_FM1_CLK		0 | #define CONFIG_SYS_FM1_CLK		0 | ||||||
| #define CONFIG_SYS_SDHC_CLK		1/* Select SDHC CLK begining from PLL2 |  | ||||||
| 					    per rcw field value */ |  | ||||||
| #define CONFIG_SYS_SDHC_CLK_2_PLL	/* Select SDHC CLK from 2 PLLs */ |  | ||||||
| #define CONFIG_SYS_FSL_IFC_BANK_COUNT	8 | #define CONFIG_SYS_FSL_IFC_BANK_COUNT	8 | ||||||
| #define CONFIG_SYS_FMAN_V3 | #define CONFIG_SYS_FMAN_V3 | ||||||
| #define CONFIG_SYS_FM_MURAM_SIZE	0x28000 | #define CONFIG_SYS_FM_MURAM_SIZE	0x28000 | ||||||
|   | |||||||
| @@ -481,7 +481,6 @@ unsigned long get_board_ddr_clk(void); | |||||||
| #endif | #endif | ||||||
|  |  | ||||||
| #ifdef CONFIG_MMC | #ifdef CONFIG_MMC | ||||||
| #define CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK |  | ||||||
| #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR | #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR | ||||||
| #define CONFIG_FSL_ESDHC_ADAPTER_IDENT | #define CONFIG_FSL_ESDHC_ADAPTER_IDENT | ||||||
| #endif | #endif | ||||||
|   | |||||||
| @@ -630,7 +630,6 @@ unsigned long get_board_ddr_clk(void); | |||||||
|  * SDHC |  * SDHC | ||||||
|  */ |  */ | ||||||
| #ifdef CONFIG_MMC | #ifdef CONFIG_MMC | ||||||
| #define CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK |  | ||||||
| #define CONFIG_SYS_FSL_ESDHC_ADDR	CONFIG_SYS_MPC85xx_ESDHC_ADDR | #define CONFIG_SYS_FSL_ESDHC_ADDR	CONFIG_SYS_MPC85xx_ESDHC_ADDR | ||||||
| #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT | #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT | ||||||
| #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33 | #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33 | ||||||
|   | |||||||
| @@ -18,7 +18,6 @@ typedef struct | |||||||
| 	unsigned long freq_ddrbus; | 	unsigned long freq_ddrbus; | ||||||
| 	unsigned long freq_localbus; | 	unsigned long freq_localbus; | ||||||
| 	unsigned long freq_qe; | 	unsigned long freq_qe; | ||||||
| 	unsigned long freq_sdhc; |  | ||||||
| #ifdef CONFIG_SYS_DPAA_FMAN | #ifdef CONFIG_SYS_DPAA_FMAN | ||||||
| 	unsigned long freq_fman[CONFIG_SYS_NUM_FMAN]; | 	unsigned long freq_fman[CONFIG_SYS_NUM_FMAN]; | ||||||
| #endif | #endif | ||||||
|   | |||||||
| @@ -3777,8 +3777,6 @@ CONFIG_SYS_SCRATCH_VA | |||||||
| CONFIG_SYS_SCSI_MAX_DEVICE | CONFIG_SYS_SCSI_MAX_DEVICE | ||||||
| CONFIG_SYS_SCSI_MAX_LUN | CONFIG_SYS_SCSI_MAX_LUN | ||||||
| CONFIG_SYS_SCSI_MAX_SCSI_ID | CONFIG_SYS_SCSI_MAX_SCSI_ID | ||||||
| CONFIG_SYS_SDHC_CLK |  | ||||||
| CONFIG_SYS_SDHC_CLK_2_PLL |  | ||||||
| CONFIG_SYS_SDIO0 | CONFIG_SYS_SDIO0 | ||||||
| CONFIG_SYS_SDIO0_MAX_CLK | CONFIG_SYS_SDIO0_MAX_CLK | ||||||
| CONFIG_SYS_SDIO1 | CONFIG_SYS_SDIO1 | ||||||
|   | |||||||
		Reference in New Issue
	
	Block a user