mirror of
https://xff.cz/git/u-boot/
synced 2025-09-02 01:02:19 +02:00
pci: Scale MAX_PCI_REGIONS based on CONFIG_NR_DRAM_BANKS
If a platform defines CONFIG_NR_DRAM_BANKS, each DRAM bank will be added as a PCI region. The number of MAX_PCI_REGIONS therefore needs to scale with the number of DRAM banks, otherwise we will end up with too little space in the hose->regions array to store all system memory regions. Signed-off-by: Thierry Reding <treding@nvidia.com> Reviewed-by: Simon Glass <sjg@chromium.org>
This commit is contained in:
@@ -545,7 +545,11 @@ extern void pci_cfgfunc_do_nothing(struct pci_controller* hose, pci_dev_t dev,
|
|||||||
extern void pci_cfgfunc_config_device(struct pci_controller* hose, pci_dev_t dev,
|
extern void pci_cfgfunc_config_device(struct pci_controller* hose, pci_dev_t dev,
|
||||||
struct pci_config_table *);
|
struct pci_config_table *);
|
||||||
|
|
||||||
#define MAX_PCI_REGIONS 7
|
#ifdef CONFIG_NR_DRAM_BANKS
|
||||||
|
#define MAX_PCI_REGIONS (CONFIG_NR_DRAM_BANKS + 7)
|
||||||
|
#else
|
||||||
|
#define MAX_PCI_REGIONS 7
|
||||||
|
#endif
|
||||||
|
|
||||||
#define INDIRECT_TYPE_NO_PCIE_LINK 1
|
#define INDIRECT_TYPE_NO_PCIE_LINK 1
|
||||||
|
|
||||||
|
Reference in New Issue
Block a user