mirror of
https://xff.cz/git/u-boot/
synced 2025-09-01 00:32:04 +02:00
dm: arm: ls1021a: add i2c DM support
This supports i2c DM and enables CONFIG_DM_I2C for SoC LS1021A Signed-off-by: Biwen Li <biwen.li@nxp.com> Signed-off-by: Priyanka Jain <priyanka.jain@nxp.com>
This commit is contained in:
@@ -1,6 +1,7 @@
|
|||||||
// SPDX-License-Identifier: GPL-2.0+
|
// SPDX-License-Identifier: GPL-2.0+
|
||||||
/*
|
/*
|
||||||
* Copyright 2014 Freescale Semiconductor, Inc.
|
* Copyright 2014 Freescale Semiconductor, Inc.
|
||||||
|
* Copyright 2019 NXP
|
||||||
*/
|
*/
|
||||||
|
|
||||||
#include <asm/io.h>
|
#include <asm/io.h>
|
||||||
@@ -63,7 +64,101 @@ int dcu_set_dvi_encoder(struct fb_videomode *videomode)
|
|||||||
u8 temp;
|
u8 temp;
|
||||||
u16 temp1, temp2;
|
u16 temp1, temp2;
|
||||||
u32 temp3;
|
u32 temp3;
|
||||||
|
#ifdef CONFIG_DM_I2C
|
||||||
|
struct udevice *dev;
|
||||||
|
int ret;
|
||||||
|
|
||||||
|
ret = i2c_get_chip_for_busnum(CONFIG_SYS_I2C_DVI_BUS_NUM,
|
||||||
|
CONFIG_SYS_I2C_DVI_ADDR,
|
||||||
|
1, &dev);
|
||||||
|
if (ret) {
|
||||||
|
printf("%s: Cannot find udev for a bus %d\n", __func__,
|
||||||
|
CONFIG_SYS_I2C_DVI_BUS_NUM);
|
||||||
|
return ret;
|
||||||
|
}
|
||||||
|
|
||||||
|
/* Enable TPI transmitter mode */
|
||||||
|
temp = TPI_TRANS_MODE_ENABLE;
|
||||||
|
dm_i2c_write(dev, TPI_TRANS_MODE_REG, &temp, 1);
|
||||||
|
|
||||||
|
/* Enter into D0 state, full operation */
|
||||||
|
dm_i2c_read(dev, TPI_PWR_STAT_REG, &temp, 1);
|
||||||
|
temp &= ~TPI_PWR_STAT_MASK;
|
||||||
|
temp |= TPI_PWR_STAT_D0;
|
||||||
|
dm_i2c_write(dev, TPI_PWR_STAT_REG, &temp, 1);
|
||||||
|
|
||||||
|
/* Enable source termination */
|
||||||
|
temp = TPI_SET_PAGE_SII9022A;
|
||||||
|
dm_i2c_write(dev, TPI_SET_PAGE_REG, &temp, 1);
|
||||||
|
temp = TPI_SET_OFFSET_SII9022A;
|
||||||
|
dm_i2c_write(dev, TPI_SET_OFFSET_REG, &temp, 1);
|
||||||
|
|
||||||
|
dm_i2c_read(dev, TPI_RW_ACCESS_REG, &temp, 1);
|
||||||
|
temp |= TPI_RW_EN_SRC_TERMIN;
|
||||||
|
dm_i2c_write(dev, TPI_RW_ACCESS_REG, &temp, 1);
|
||||||
|
|
||||||
|
/* Set TPI system control */
|
||||||
|
temp = TPI_SYS_TMDS_OUTPUT | TPI_SYS_AV_NORAML | TPI_SYS_DVI_MODE;
|
||||||
|
dm_i2c_write(dev, TPI_SYS_CTRL_REG, &temp, 1);
|
||||||
|
|
||||||
|
/* Set pixel clock */
|
||||||
|
temp1 = PICOS2KHZ(videomode->pixclock) / 10;
|
||||||
|
temp = (u8)(temp1 & 0xFF);
|
||||||
|
dm_i2c_write(dev, PIXEL_CLK_LSB_REG, &temp, 1);
|
||||||
|
temp = (u8)(temp1 >> 8);
|
||||||
|
dm_i2c_write(dev, PIXEL_CLK_MSB_REG, &temp, 1);
|
||||||
|
|
||||||
|
/* Set total pixels per line */
|
||||||
|
temp1 = videomode->hsync_len + videomode->left_margin +
|
||||||
|
videomode->xres + videomode->right_margin;
|
||||||
|
temp = (u8)(temp1 & 0xFF);
|
||||||
|
dm_i2c_write(dev, TOTAL_PIXELS_LSB_REG, &temp, 1);
|
||||||
|
temp = (u8)(temp1 >> 8);
|
||||||
|
dm_i2c_write(dev, TOTAL_PIXELS_MSB_REG, &temp, 1);
|
||||||
|
|
||||||
|
/* Set total lines */
|
||||||
|
temp2 = videomode->vsync_len + videomode->upper_margin +
|
||||||
|
videomode->yres + videomode->lower_margin;
|
||||||
|
temp = (u8)(temp2 & 0xFF);
|
||||||
|
dm_i2c_write(dev, TOTAL_LINES_LSB_REG, &temp, 1);
|
||||||
|
temp = (u8)(temp2 >> 8);
|
||||||
|
dm_i2c_write(dev, TOTAL_LINES_MSB_REG, &temp, 1);
|
||||||
|
|
||||||
|
/* Set vertical frequency in Hz */
|
||||||
|
temp3 = temp1 * temp2;
|
||||||
|
temp3 = (PICOS2KHZ(videomode->pixclock) * 1000) / temp3;
|
||||||
|
temp1 = (u16)temp3 * 100;
|
||||||
|
temp = (u8)(temp1 & 0xFF);
|
||||||
|
dm_i2c_write(dev, VERT_FREQ_LSB_REG, &temp, 1);
|
||||||
|
temp = (u8)(temp1 >> 8);
|
||||||
|
dm_i2c_write(dev, VERT_FREQ_MSB_REG, &temp, 1);
|
||||||
|
|
||||||
|
/* Set TPI input bus and pixel repetition data */
|
||||||
|
temp = TPI_INBUS_CLOCK_RATIO_1 | TPI_INBUS_FULL_PIXEL_WIDE |
|
||||||
|
TPI_INBUS_RISING_EDGE;
|
||||||
|
dm_i2c_write(dev, TPI_INBUS_FMT_REG, &temp, 1);
|
||||||
|
|
||||||
|
/* Set TPI AVI Input format data */
|
||||||
|
temp = TPI_INPUT_CLR_DEPTH_8BIT | TPI_INPUT_VRANGE_EXPAN_AUTO |
|
||||||
|
TPI_INPUT_CLR_RGB;
|
||||||
|
dm_i2c_write(dev, TPI_INPUT_FMT_REG, &temp, 1);
|
||||||
|
|
||||||
|
/* Set TPI AVI Output format data */
|
||||||
|
temp = TPI_OUTPUT_CLR_DEPTH_8BIT | TPI_OUTPUT_VRANGE_COMPRE_AUTO |
|
||||||
|
TPI_OUTPUT_CLR_HDMI_RGB;
|
||||||
|
dm_i2c_write(dev, TPI_OUTPUT_FMT_REG, &temp, 1);
|
||||||
|
|
||||||
|
/* Set TPI audio configuration write data */
|
||||||
|
temp = TPI_AUDIO_PASS_BASIC;
|
||||||
|
dm_i2c_write(dev, TPI_AUDIO_HANDING_REG, &temp, 1);
|
||||||
|
|
||||||
|
temp = TPI_AUDIO_INTF_I2S | TPI_AUDIO_INTF_NORMAL |
|
||||||
|
TPI_AUDIO_TYPE_PCM;
|
||||||
|
dm_i2c_write(dev, TPI_AUDIO_INTF_REG, &temp, 1);
|
||||||
|
|
||||||
|
temp = TPI_AUDIO_SAMP_SIZE_16BIT | TPI_AUDIO_SAMP_FREQ_44K;
|
||||||
|
dm_i2c_write(dev, TPI_AUDIO_FREQ_REG, &temp, 1);
|
||||||
|
#else
|
||||||
i2c_set_bus_num(CONFIG_SYS_I2C_DVI_BUS_NUM);
|
i2c_set_bus_num(CONFIG_SYS_I2C_DVI_BUS_NUM);
|
||||||
|
|
||||||
/* Enable TPI transmitter mode */
|
/* Enable TPI transmitter mode */
|
||||||
@@ -147,6 +242,7 @@ int dcu_set_dvi_encoder(struct fb_videomode *videomode)
|
|||||||
|
|
||||||
temp = TPI_AUDIO_SAMP_SIZE_16BIT | TPI_AUDIO_SAMP_FREQ_44K;
|
temp = TPI_AUDIO_SAMP_SIZE_16BIT | TPI_AUDIO_SAMP_FREQ_44K;
|
||||||
i2c_write(CONFIG_SYS_I2C_DVI_ADDR, TPI_AUDIO_FREQ_REG, 1, &temp, 1);
|
i2c_write(CONFIG_SYS_I2C_DVI_ADDR, TPI_AUDIO_FREQ_REG, 1, &temp, 1);
|
||||||
|
#endif
|
||||||
|
|
||||||
return 0;
|
return 0;
|
||||||
}
|
}
|
||||||
|
@@ -1,6 +1,7 @@
|
|||||||
// SPDX-License-Identifier: GPL-2.0+
|
// SPDX-License-Identifier: GPL-2.0+
|
||||||
/*
|
/*
|
||||||
* Copyright 2014 Freescale Semiconductor, Inc.
|
* Copyright 2014 Freescale Semiconductor, Inc.
|
||||||
|
* Copyright 2019 NXP
|
||||||
* Authors: Priyanka Jain <Priyanka.Jain@freescale.com>
|
* Authors: Priyanka Jain <Priyanka.Jain@freescale.com>
|
||||||
* Wang Dongsheng <dongsheng.wang@freescale.com>
|
* Wang Dongsheng <dongsheng.wang@freescale.com>
|
||||||
*
|
*
|
||||||
@@ -51,6 +52,85 @@ int diu_set_dvi_encoder(unsigned int pixclock)
|
|||||||
u8 temp;
|
u8 temp;
|
||||||
|
|
||||||
temp = I2C_DVI_TEST_PATTERN_VAL;
|
temp = I2C_DVI_TEST_PATTERN_VAL;
|
||||||
|
#ifdef CONFIG_DM_I2C
|
||||||
|
struct udevice *dev;
|
||||||
|
|
||||||
|
ret = i2c_get_chip_for_busnum(CONFIG_SYS_I2C_DVI_BUS_NUM,
|
||||||
|
CONFIG_SYS_I2C_DVI_ADDR,
|
||||||
|
1, &dev);
|
||||||
|
if (ret) {
|
||||||
|
printf("%s: Cannot find udev for a bus %d\n", __func__,
|
||||||
|
CONFIG_SYS_I2C_DVI_BUS_NUM);
|
||||||
|
return ret;
|
||||||
|
}
|
||||||
|
ret = dm_i2c_write(dev, I2C_DVI_TEST_PATTERN_REG, &temp, 1);
|
||||||
|
if (ret) {
|
||||||
|
puts("I2C: failed to select proper dvi test pattern\n");
|
||||||
|
return ret;
|
||||||
|
}
|
||||||
|
temp = I2C_DVI_INPUT_DATA_FORMAT_VAL;
|
||||||
|
ret = dm_i2c_write(dev, I2C_DVI_INPUT_DATA_FORMAT_REG, &temp, 1);
|
||||||
|
if (ret) {
|
||||||
|
puts("I2C: failed to select dvi input data format\n");
|
||||||
|
return ret;
|
||||||
|
}
|
||||||
|
|
||||||
|
/* Set Sync polarity register */
|
||||||
|
temp = I2C_DVI_SYNC_POLARITY_VAL;
|
||||||
|
ret = dm_i2c_write(dev, I2C_DVI_SYNC_POLARITY_REG, &temp, 1);
|
||||||
|
if (ret) {
|
||||||
|
puts("I2C: failed to select dvi syc polarity\n");
|
||||||
|
return ret;
|
||||||
|
}
|
||||||
|
|
||||||
|
/* Set PLL registers based on pixel clock rate*/
|
||||||
|
if (pixclock > 65000000) {
|
||||||
|
temp = I2C_DVI_PLL_CHARGE_CNTL_HIGH_SPEED_VAL;
|
||||||
|
ret = dm_i2c_write(dev, I2C_DVI_PLL_CHARGE_CNTL_REG, &temp, 1);
|
||||||
|
if (ret) {
|
||||||
|
puts("I2C: failed to select dvi pll charge_cntl\n");
|
||||||
|
return ret;
|
||||||
|
}
|
||||||
|
temp = I2C_DVI_PLL_DIVIDER_HIGH_SPEED_VAL;
|
||||||
|
ret = dm_i2c_write(dev, I2C_DVI_PLL_DIVIDER_REG, &temp, 1);
|
||||||
|
if (ret) {
|
||||||
|
puts("I2C: failed to select dvi pll divider\n");
|
||||||
|
return ret;
|
||||||
|
}
|
||||||
|
temp = I2C_DVI_PLL_FILTER_HIGH_SPEED_VAL;
|
||||||
|
ret = dm_i2c_write(dev, I2C_DVI_PLL_FILTER_REG, &temp, 1);
|
||||||
|
if (ret) {
|
||||||
|
puts("I2C: failed to select dvi pll filter\n");
|
||||||
|
return ret;
|
||||||
|
}
|
||||||
|
} else {
|
||||||
|
temp = I2C_DVI_PLL_CHARGE_CNTL_LOW_SPEED_VAL;
|
||||||
|
ret = dm_i2c_write(dev, I2C_DVI_PLL_CHARGE_CNTL_REG, &temp, 1);
|
||||||
|
if (ret) {
|
||||||
|
puts("I2C: failed to select dvi pll charge_cntl\n");
|
||||||
|
return ret;
|
||||||
|
}
|
||||||
|
temp = I2C_DVI_PLL_DIVIDER_LOW_SPEED_VAL;
|
||||||
|
ret = dm_i2c_write(dev, I2C_DVI_PLL_DIVIDER_REG, &temp, 1);
|
||||||
|
if (ret) {
|
||||||
|
puts("I2C: failed to select dvi pll divider\n");
|
||||||
|
return ret;
|
||||||
|
}
|
||||||
|
temp = I2C_DVI_PLL_FILTER_LOW_SPEED_VAL;
|
||||||
|
ret = dm_i2c_write(dev, I2C_DVI_PLL_FILTER_REG, &temp, 1);
|
||||||
|
if (ret) {
|
||||||
|
puts("I2C: failed to select dvi pll filter\n");
|
||||||
|
return ret;
|
||||||
|
}
|
||||||
|
}
|
||||||
|
|
||||||
|
temp = I2C_DVI_POWER_MGMT_VAL;
|
||||||
|
ret = dm_i2c_write(dev, I2C_DVI_POWER_MGMT_REG, &temp, 1);
|
||||||
|
if (ret) {
|
||||||
|
puts("I2C: failed to select dvi power mgmt\n");
|
||||||
|
return ret;
|
||||||
|
}
|
||||||
|
#else
|
||||||
ret = i2c_write(CONFIG_SYS_I2C_DVI_ADDR, I2C_DVI_TEST_PATTERN_REG, 1,
|
ret = i2c_write(CONFIG_SYS_I2C_DVI_ADDR, I2C_DVI_TEST_PATTERN_REG, 1,
|
||||||
&temp, 1);
|
&temp, 1);
|
||||||
if (ret) {
|
if (ret) {
|
||||||
@@ -128,6 +208,7 @@ int diu_set_dvi_encoder(unsigned int pixclock)
|
|||||||
puts("I2C: failed to select dvi power mgmt\n");
|
puts("I2C: failed to select dvi power mgmt\n");
|
||||||
return ret;
|
return ret;
|
||||||
}
|
}
|
||||||
|
#endif
|
||||||
|
|
||||||
udelay(500);
|
udelay(500);
|
||||||
|
|
||||||
|
@@ -1,6 +1,7 @@
|
|||||||
// SPDX-License-Identifier: GPL-2.0+
|
// SPDX-License-Identifier: GPL-2.0+
|
||||||
/*
|
/*
|
||||||
* Copyright 2014 Freescale Semiconductor, Inc.
|
* Copyright 2014 Freescale Semiconductor, Inc.
|
||||||
|
* Copyright 2019 NXP
|
||||||
*
|
*
|
||||||
* FSL DCU Framebuffer driver
|
* FSL DCU Framebuffer driver
|
||||||
*/
|
*/
|
||||||
@@ -15,11 +16,23 @@
|
|||||||
|
|
||||||
DECLARE_GLOBAL_DATA_PTR;
|
DECLARE_GLOBAL_DATA_PTR;
|
||||||
|
|
||||||
static int select_i2c_ch_pca9547(u8 ch)
|
static int select_i2c_ch_pca9547(u8 ch, int bus_num)
|
||||||
{
|
{
|
||||||
int ret;
|
int ret;
|
||||||
|
#ifdef CONFIG_DM_I2C
|
||||||
|
struct udevice *dev;
|
||||||
|
|
||||||
|
ret = i2c_get_chip_for_busnum(bus_num, I2C_MUX_PCA_ADDR_PRI,
|
||||||
|
1, &dev);
|
||||||
|
if (ret) {
|
||||||
|
printf("%s: Cannot find udev for a bus %d\n", __func__,
|
||||||
|
bus_num);
|
||||||
|
return ret;
|
||||||
|
}
|
||||||
|
ret = dm_i2c_write(dev, 0, &ch, 1);
|
||||||
|
#else
|
||||||
ret = i2c_write(I2C_MUX_PCA_ADDR_PRI, 0, 1, &ch, 1);
|
ret = i2c_write(I2C_MUX_PCA_ADDR_PRI, 0, 1, &ch, 1);
|
||||||
|
#endif
|
||||||
if (ret) {
|
if (ret) {
|
||||||
puts("PCA: failed to select proper channel\n");
|
puts("PCA: failed to select proper channel\n");
|
||||||
return ret;
|
return ret;
|
||||||
@@ -51,6 +64,28 @@ int platform_dcu_init(struct fb_info *fbinfo,
|
|||||||
u8 ch;
|
u8 ch;
|
||||||
|
|
||||||
/* Mux I2C3+I2C4 as HSYNC+VSYNC */
|
/* Mux I2C3+I2C4 as HSYNC+VSYNC */
|
||||||
|
#ifdef CONFIG_DM_I2C
|
||||||
|
struct udevice *dev;
|
||||||
|
|
||||||
|
/* QIXIS device mount on I2C1 bus*/
|
||||||
|
ret = i2c_get_chip_for_busnum(0, CONFIG_SYS_I2C_QIXIS_ADDR,
|
||||||
|
1, &dev);
|
||||||
|
if (ret) {
|
||||||
|
printf("%s: Cannot find udev for a bus %d\n", __func__,
|
||||||
|
0);
|
||||||
|
return ret;
|
||||||
|
}
|
||||||
|
ret = dm_i2c_read(dev, QIXIS_DCU_BRDCFG5, &ch, 1);
|
||||||
|
if (ret) {
|
||||||
|
printf("Error: failed to read I2C @%02x\n",
|
||||||
|
CONFIG_SYS_I2C_QIXIS_ADDR);
|
||||||
|
return ret;
|
||||||
|
}
|
||||||
|
ch &= 0x1F;
|
||||||
|
ch |= 0xA0;
|
||||||
|
ret = dm_i2c_write(dev, QIXIS_DCU_BRDCFG5, &ch, 1);
|
||||||
|
|
||||||
|
#else
|
||||||
ret = i2c_read(CONFIG_SYS_I2C_QIXIS_ADDR, QIXIS_DCU_BRDCFG5,
|
ret = i2c_read(CONFIG_SYS_I2C_QIXIS_ADDR, QIXIS_DCU_BRDCFG5,
|
||||||
1, &ch, 1);
|
1, &ch, 1);
|
||||||
if (ret) {
|
if (ret) {
|
||||||
@@ -62,6 +97,7 @@ int platform_dcu_init(struct fb_info *fbinfo,
|
|||||||
ch |= 0xA0;
|
ch |= 0xA0;
|
||||||
ret = i2c_write(CONFIG_SYS_I2C_QIXIS_ADDR, QIXIS_DCU_BRDCFG5,
|
ret = i2c_write(CONFIG_SYS_I2C_QIXIS_ADDR, QIXIS_DCU_BRDCFG5,
|
||||||
1, &ch, 1);
|
1, &ch, 1);
|
||||||
|
#endif
|
||||||
if (ret) {
|
if (ret) {
|
||||||
printf("Error: failed to write I2C @%02x\n",
|
printf("Error: failed to write I2C @%02x\n",
|
||||||
CONFIG_SYS_I2C_QIXIS_ADDR);
|
CONFIG_SYS_I2C_QIXIS_ADDR);
|
||||||
@@ -76,10 +112,14 @@ int platform_dcu_init(struct fb_info *fbinfo,
|
|||||||
pixval = 1000000000 / dcu_fb_videomode->pixclock;
|
pixval = 1000000000 / dcu_fb_videomode->pixclock;
|
||||||
pixval *= 1000;
|
pixval *= 1000;
|
||||||
|
|
||||||
|
#ifndef CONFIG_DM_I2C
|
||||||
i2c_set_bus_num(CONFIG_SYS_I2C_DVI_BUS_NUM);
|
i2c_set_bus_num(CONFIG_SYS_I2C_DVI_BUS_NUM);
|
||||||
select_i2c_ch_pca9547(I2C_MUX_CH_CH7301);
|
#endif
|
||||||
|
select_i2c_ch_pca9547(I2C_MUX_CH_CH7301,
|
||||||
|
CONFIG_SYS_I2C_DVI_BUS_NUM);
|
||||||
diu_set_dvi_encoder(pixval);
|
diu_set_dvi_encoder(pixval);
|
||||||
select_i2c_ch_pca9547(I2C_MUX_CH_DEFAULT);
|
select_i2c_ch_pca9547(I2C_MUX_CH_DEFAULT,
|
||||||
|
CONFIG_SYS_I2C_DVI_BUS_NUM);
|
||||||
} else {
|
} else {
|
||||||
return 0;
|
return 0;
|
||||||
}
|
}
|
||||||
|
@@ -1,6 +1,7 @@
|
|||||||
// SPDX-License-Identifier: GPL-2.0+
|
// SPDX-License-Identifier: GPL-2.0+
|
||||||
/*
|
/*
|
||||||
* Copyright 2014 Freescale Semiconductor, Inc.
|
* Copyright 2014 Freescale Semiconductor, Inc.
|
||||||
|
* Copyright 2019 NXP
|
||||||
*/
|
*/
|
||||||
|
|
||||||
#include <common.h>
|
#include <common.h>
|
||||||
@@ -139,11 +140,23 @@ unsigned long get_board_ddr_clk(void)
|
|||||||
return 66666666;
|
return 66666666;
|
||||||
}
|
}
|
||||||
|
|
||||||
int select_i2c_ch_pca9547(u8 ch)
|
int select_i2c_ch_pca9547(u8 ch, int bus_num)
|
||||||
{
|
{
|
||||||
int ret;
|
int ret;
|
||||||
|
#ifdef CONFIG_DM_I2C
|
||||||
|
struct udevice *dev;
|
||||||
|
|
||||||
|
ret = i2c_get_chip_for_busnum(bus_num, I2C_MUX_PCA_ADDR_PRI,
|
||||||
|
1, &dev);
|
||||||
|
if (ret) {
|
||||||
|
printf("%s: Cannot find udev for a bus %d\n", __func__,
|
||||||
|
bus_num);
|
||||||
|
return ret;
|
||||||
|
}
|
||||||
|
ret = dm_i2c_write(dev, 0, &ch, 1);
|
||||||
|
#else
|
||||||
ret = i2c_write(I2C_MUX_PCA_ADDR_PRI, 0, 1, &ch, 1);
|
ret = i2c_write(I2C_MUX_PCA_ADDR_PRI, 0, 1, &ch, 1);
|
||||||
|
#endif
|
||||||
if (ret) {
|
if (ret) {
|
||||||
puts("PCA: failed to select proper channel\n");
|
puts("PCA: failed to select proper channel\n");
|
||||||
return ret;
|
return ret;
|
||||||
@@ -158,8 +171,10 @@ int dram_init(void)
|
|||||||
* When resuming from deep sleep, the I2C channel may not be
|
* When resuming from deep sleep, the I2C channel may not be
|
||||||
* in the default channel. So, switch to the default channel
|
* in the default channel. So, switch to the default channel
|
||||||
* before accessing DDR SPD.
|
* before accessing DDR SPD.
|
||||||
|
*
|
||||||
|
* PCA9547(0x77) mount on I2C1 bus
|
||||||
*/
|
*/
|
||||||
select_i2c_ch_pca9547(I2C_MUX_CH_DEFAULT);
|
select_i2c_ch_pca9547(I2C_MUX_CH_DEFAULT, 0);
|
||||||
return fsl_initdram();
|
return fsl_initdram();
|
||||||
}
|
}
|
||||||
|
|
||||||
@@ -408,7 +423,7 @@ int board_init(void)
|
|||||||
erratum_a009942_check_cpo();
|
erratum_a009942_check_cpo();
|
||||||
#endif
|
#endif
|
||||||
|
|
||||||
select_i2c_ch_pca9547(I2C_MUX_CH_DEFAULT);
|
select_i2c_ch_pca9547(I2C_MUX_CH_DEFAULT, 0);
|
||||||
|
|
||||||
#ifndef CONFIG_SYS_FSL_NO_SERDES
|
#ifndef CONFIG_SYS_FSL_NO_SERDES
|
||||||
fsl_serdes_init();
|
fsl_serdes_init();
|
||||||
|
@@ -1,6 +1,7 @@
|
|||||||
// SPDX-License-Identifier: GPL-2.0+
|
// SPDX-License-Identifier: GPL-2.0+
|
||||||
/*
|
/*
|
||||||
* Copyright 2014 Freescale Semiconductor, Inc.
|
* Copyright 2014 Freescale Semiconductor, Inc.
|
||||||
|
* Copyright 2019 NXP
|
||||||
*/
|
*/
|
||||||
|
|
||||||
#include <common.h>
|
#include <common.h>
|
||||||
@@ -447,14 +448,37 @@ void board_init_f(ulong dummy)
|
|||||||
/* program the regulator (MC34VR500) to support deep sleep */
|
/* program the regulator (MC34VR500) to support deep sleep */
|
||||||
void ls1twr_program_regulator(void)
|
void ls1twr_program_regulator(void)
|
||||||
{
|
{
|
||||||
unsigned int i2c_bus;
|
|
||||||
u8 i2c_device_id;
|
u8 i2c_device_id;
|
||||||
|
|
||||||
#define LS1TWR_I2C_BUS_MC34VR500 1
|
#define LS1TWR_I2C_BUS_MC34VR500 1
|
||||||
#define MC34VR500_ADDR 0x8
|
#define MC34VR500_ADDR 0x8
|
||||||
#define MC34VR500_DEVICEID 0x4
|
#define MC34VR500_DEVICEID 0x4
|
||||||
#define MC34VR500_DEVICEID_MASK 0x0f
|
#define MC34VR500_DEVICEID_MASK 0x0f
|
||||||
|
#ifdef CONFIG_DM_I2C
|
||||||
|
struct udevice *dev;
|
||||||
|
int ret;
|
||||||
|
|
||||||
|
ret = i2c_get_chip_for_busnum(LS1TWR_I2C_BUS_MC34VR500, MC34VR500_ADDR,
|
||||||
|
1, &dev);
|
||||||
|
if (ret) {
|
||||||
|
printf("%s: Cannot find udev for a bus %d\n", __func__,
|
||||||
|
LS1TWR_I2C_BUS_MC34VR500);
|
||||||
|
return;
|
||||||
|
}
|
||||||
|
i2c_device_id = dm_i2c_reg_read(dev, 0x0) &
|
||||||
|
MC34VR500_DEVICEID_MASK;
|
||||||
|
if (i2c_device_id != MC34VR500_DEVICEID) {
|
||||||
|
printf("The regulator (MC34VR500) does not exist. The device does not support deep sleep.\n");
|
||||||
|
return;
|
||||||
|
}
|
||||||
|
|
||||||
|
dm_i2c_reg_write(dev, 0x31, 0x4);
|
||||||
|
dm_i2c_reg_write(dev, 0x4d, 0x4);
|
||||||
|
dm_i2c_reg_write(dev, 0x6d, 0x38);
|
||||||
|
dm_i2c_reg_write(dev, 0x6f, 0x37);
|
||||||
|
dm_i2c_reg_write(dev, 0x71, 0x30);
|
||||||
|
#else
|
||||||
|
unsigned int i2c_bus;
|
||||||
i2c_bus = i2c_get_bus_num();
|
i2c_bus = i2c_get_bus_num();
|
||||||
i2c_set_bus_num(LS1TWR_I2C_BUS_MC34VR500);
|
i2c_set_bus_num(LS1TWR_I2C_BUS_MC34VR500);
|
||||||
i2c_device_id = i2c_reg_read(MC34VR500_ADDR, 0x0) &
|
i2c_device_id = i2c_reg_read(MC34VR500_ADDR, 0x0) &
|
||||||
@@ -471,6 +495,7 @@ void ls1twr_program_regulator(void)
|
|||||||
i2c_reg_write(MC34VR500_ADDR, 0x71, 0x30);
|
i2c_reg_write(MC34VR500_ADDR, 0x71, 0x30);
|
||||||
|
|
||||||
i2c_set_bus_num(i2c_bus);
|
i2c_set_bus_num(i2c_bus);
|
||||||
|
#endif
|
||||||
}
|
}
|
||||||
#endif
|
#endif
|
||||||
|
|
||||||
|
@@ -45,3 +45,5 @@ CONFIG_FSL_QSPI=y
|
|||||||
CONFIG_USB=y
|
CONFIG_USB=y
|
||||||
CONFIG_USB_XHCI_HCD=y
|
CONFIG_USB_XHCI_HCD=y
|
||||||
CONFIG_USB_XHCI_DWC3=y
|
CONFIG_USB_XHCI_DWC3=y
|
||||||
|
CONFIG_DM_I2C=y
|
||||||
|
CONFIG_DM_GPIO=y
|
||||||
|
@@ -51,3 +51,5 @@ CONFIG_FSL_QSPI=y
|
|||||||
CONFIG_USB=y
|
CONFIG_USB=y
|
||||||
CONFIG_USB_XHCI_HCD=y
|
CONFIG_USB_XHCI_HCD=y
|
||||||
CONFIG_USB_XHCI_DWC3=y
|
CONFIG_USB_XHCI_DWC3=y
|
||||||
|
CONFIG_DM_I2C=y
|
||||||
|
CONFIG_DM_GPIO=y
|
||||||
|
@@ -67,3 +67,5 @@ CONFIG_USB_STORAGE=y
|
|||||||
CONFIG_VIDEO_FSL_DCU_FB=y
|
CONFIG_VIDEO_FSL_DCU_FB=y
|
||||||
CONFIG_VIDEO=y
|
CONFIG_VIDEO=y
|
||||||
# CONFIG_VIDEO_SW_CURSOR is not set
|
# CONFIG_VIDEO_SW_CURSOR is not set
|
||||||
|
CONFIG_DM_I2C=y
|
||||||
|
CONFIG_DM_GPIO=y
|
||||||
|
@@ -67,3 +67,5 @@ CONFIG_USB_STORAGE=y
|
|||||||
CONFIG_VIDEO_FSL_DCU_FB=y
|
CONFIG_VIDEO_FSL_DCU_FB=y
|
||||||
CONFIG_VIDEO=y
|
CONFIG_VIDEO=y
|
||||||
# CONFIG_VIDEO_SW_CURSOR is not set
|
# CONFIG_VIDEO_SW_CURSOR is not set
|
||||||
|
CONFIG_DM_I2C=y
|
||||||
|
CONFIG_DM_GPIO=y
|
||||||
|
@@ -82,3 +82,5 @@ CONFIG_USB_STORAGE=y
|
|||||||
CONFIG_VIDEO_FSL_DCU_FB=y
|
CONFIG_VIDEO_FSL_DCU_FB=y
|
||||||
CONFIG_VIDEO=y
|
CONFIG_VIDEO=y
|
||||||
# CONFIG_VIDEO_SW_CURSOR is not set
|
# CONFIG_VIDEO_SW_CURSOR is not set
|
||||||
|
CONFIG_DM_I2C=y
|
||||||
|
CONFIG_DM_GPIO=y
|
||||||
|
@@ -66,3 +66,5 @@ CONFIG_VIDEO=y
|
|||||||
# CONFIG_VIDEO_SW_CURSOR is not set
|
# CONFIG_VIDEO_SW_CURSOR is not set
|
||||||
CONFIG_RSA=y
|
CONFIG_RSA=y
|
||||||
CONFIG_SPL_RSA=y
|
CONFIG_SPL_RSA=y
|
||||||
|
CONFIG_DM_I2C=y
|
||||||
|
CONFIG_DM_GPIO=y
|
||||||
|
@@ -68,3 +68,5 @@ CONFIG_USB_STORAGE=y
|
|||||||
CONFIG_VIDEO_FSL_DCU_FB=y
|
CONFIG_VIDEO_FSL_DCU_FB=y
|
||||||
CONFIG_VIDEO=y
|
CONFIG_VIDEO=y
|
||||||
# CONFIG_VIDEO_SW_CURSOR is not set
|
# CONFIG_VIDEO_SW_CURSOR is not set
|
||||||
|
CONFIG_DM_I2C=y
|
||||||
|
CONFIG_DM_GPIO=y
|
||||||
|
@@ -68,3 +68,5 @@ CONFIG_USB_STORAGE=y
|
|||||||
CONFIG_VIDEO_FSL_DCU_FB=y
|
CONFIG_VIDEO_FSL_DCU_FB=y
|
||||||
CONFIG_VIDEO=y
|
CONFIG_VIDEO=y
|
||||||
# CONFIG_VIDEO_SW_CURSOR is not set
|
# CONFIG_VIDEO_SW_CURSOR is not set
|
||||||
|
CONFIG_DM_I2C=y
|
||||||
|
CONFIG_DM_GPIO=y
|
||||||
|
@@ -69,3 +69,5 @@ CONFIG_USB_STORAGE=y
|
|||||||
CONFIG_VIDEO_FSL_DCU_FB=y
|
CONFIG_VIDEO_FSL_DCU_FB=y
|
||||||
CONFIG_VIDEO=y
|
CONFIG_VIDEO=y
|
||||||
# CONFIG_VIDEO_SW_CURSOR is not set
|
# CONFIG_VIDEO_SW_CURSOR is not set
|
||||||
|
CONFIG_DM_I2C=y
|
||||||
|
CONFIG_DM_GPIO=y
|
||||||
|
@@ -81,3 +81,5 @@ CONFIG_USB_STORAGE=y
|
|||||||
CONFIG_VIDEO_FSL_DCU_FB=y
|
CONFIG_VIDEO_FSL_DCU_FB=y
|
||||||
CONFIG_VIDEO=y
|
CONFIG_VIDEO=y
|
||||||
# CONFIG_VIDEO_SW_CURSOR is not set
|
# CONFIG_VIDEO_SW_CURSOR is not set
|
||||||
|
CONFIG_DM_I2C=y
|
||||||
|
CONFIG_DM_GPIO=y
|
||||||
|
@@ -81,3 +81,5 @@ CONFIG_USB_STORAGE=y
|
|||||||
CONFIG_VIDEO_FSL_DCU_FB=y
|
CONFIG_VIDEO_FSL_DCU_FB=y
|
||||||
CONFIG_VIDEO=y
|
CONFIG_VIDEO=y
|
||||||
# CONFIG_VIDEO_SW_CURSOR is not set
|
# CONFIG_VIDEO_SW_CURSOR is not set
|
||||||
|
CONFIG_DM_I2C=y
|
||||||
|
CONFIG_DM_GPIO=y
|
||||||
|
@@ -57,3 +57,5 @@ CONFIG_USB=y
|
|||||||
CONFIG_DM_USB=y
|
CONFIG_DM_USB=y
|
||||||
CONFIG_USB_XHCI_HCD=y
|
CONFIG_USB_XHCI_HCD=y
|
||||||
CONFIG_USB_XHCI_DWC3=y
|
CONFIG_USB_XHCI_DWC3=y
|
||||||
|
CONFIG_DM_I2C=y
|
||||||
|
CONFIG_DM_GPIO=y
|
||||||
|
@@ -68,3 +68,5 @@ CONFIG_USB=y
|
|||||||
CONFIG_DM_USB=y
|
CONFIG_DM_USB=y
|
||||||
CONFIG_USB_XHCI_HCD=y
|
CONFIG_USB_XHCI_HCD=y
|
||||||
CONFIG_USB_XHCI_DWC3=y
|
CONFIG_USB_XHCI_DWC3=y
|
||||||
|
CONFIG_DM_I2C=y
|
||||||
|
CONFIG_DM_GPIO=y
|
||||||
|
@@ -60,3 +60,5 @@ CONFIG_VIDEO=y
|
|||||||
# CONFIG_VIDEO_SW_CURSOR is not set
|
# CONFIG_VIDEO_SW_CURSOR is not set
|
||||||
CONFIG_RSA=y
|
CONFIG_RSA=y
|
||||||
CONFIG_SPL_RSA=y
|
CONFIG_SPL_RSA=y
|
||||||
|
CONFIG_DM_I2C=y
|
||||||
|
CONFIG_DM_GPIO=y
|
||||||
|
@@ -62,3 +62,5 @@ CONFIG_USB_XHCI_DWC3=y
|
|||||||
CONFIG_VIDEO_FSL_DCU_FB=y
|
CONFIG_VIDEO_FSL_DCU_FB=y
|
||||||
CONFIG_VIDEO=y
|
CONFIG_VIDEO=y
|
||||||
# CONFIG_VIDEO_SW_CURSOR is not set
|
# CONFIG_VIDEO_SW_CURSOR is not set
|
||||||
|
CONFIG_DM_I2C=y
|
||||||
|
CONFIG_DM_GPIO=y
|
||||||
|
@@ -63,3 +63,5 @@ CONFIG_USB_XHCI_DWC3=y
|
|||||||
CONFIG_VIDEO_FSL_DCU_FB=y
|
CONFIG_VIDEO_FSL_DCU_FB=y
|
||||||
CONFIG_VIDEO=y
|
CONFIG_VIDEO=y
|
||||||
# CONFIG_VIDEO_SW_CURSOR is not set
|
# CONFIG_VIDEO_SW_CURSOR is not set
|
||||||
|
CONFIG_DM_I2C=y
|
||||||
|
CONFIG_DM_GPIO=y
|
||||||
|
@@ -67,3 +67,5 @@ CONFIG_USB_XHCI_DWC3=y
|
|||||||
CONFIG_VIDEO_FSL_DCU_FB=y
|
CONFIG_VIDEO_FSL_DCU_FB=y
|
||||||
CONFIG_VIDEO=y
|
CONFIG_VIDEO=y
|
||||||
# CONFIG_VIDEO_SW_CURSOR is not set
|
# CONFIG_VIDEO_SW_CURSOR is not set
|
||||||
|
CONFIG_DM_I2C=y
|
||||||
|
CONFIG_DM_GPIO=y
|
||||||
|
@@ -74,3 +74,5 @@ CONFIG_VIDEO=y
|
|||||||
# CONFIG_VIDEO_SW_CURSOR is not set
|
# CONFIG_VIDEO_SW_CURSOR is not set
|
||||||
CONFIG_RSA=y
|
CONFIG_RSA=y
|
||||||
CONFIG_SPL_RSA=y
|
CONFIG_SPL_RSA=y
|
||||||
|
CONFIG_DM_I2C=y
|
||||||
|
CONFIG_DM_GPIO=y
|
||||||
|
@@ -75,3 +75,5 @@ CONFIG_USB_XHCI_DWC3=y
|
|||||||
CONFIG_VIDEO_FSL_DCU_FB=y
|
CONFIG_VIDEO_FSL_DCU_FB=y
|
||||||
CONFIG_VIDEO=y
|
CONFIG_VIDEO=y
|
||||||
# CONFIG_VIDEO_SW_CURSOR is not set
|
# CONFIG_VIDEO_SW_CURSOR is not set
|
||||||
|
CONFIG_DM_I2C=y
|
||||||
|
CONFIG_DM_GPIO=y
|
||||||
|
@@ -78,3 +78,5 @@ CONFIG_USB_XHCI_DWC3=y
|
|||||||
CONFIG_VIDEO_FSL_DCU_FB=y
|
CONFIG_VIDEO_FSL_DCU_FB=y
|
||||||
CONFIG_VIDEO=y
|
CONFIG_VIDEO=y
|
||||||
# CONFIG_VIDEO_SW_CURSOR is not set
|
# CONFIG_VIDEO_SW_CURSOR is not set
|
||||||
|
CONFIG_DM_I2C=y
|
||||||
|
CONFIG_DM_GPIO=y
|
||||||
|
@@ -1,6 +1,7 @@
|
|||||||
/* SPDX-License-Identifier: GPL-2.0+ */
|
/* SPDX-License-Identifier: GPL-2.0+ */
|
||||||
/*
|
/*
|
||||||
* Copyright 2016 Freescale Semiconductor, Inc.
|
* Copyright 2016 Freescale Semiconductor, Inc.
|
||||||
|
* Copyright 2019 NXP
|
||||||
*/
|
*/
|
||||||
|
|
||||||
#ifndef __CONFIG_H
|
#ifndef __CONFIG_H
|
||||||
@@ -97,7 +98,13 @@
|
|||||||
* I2C
|
* I2C
|
||||||
*/
|
*/
|
||||||
#define CONFIG_CMD_I2C
|
#define CONFIG_CMD_I2C
|
||||||
|
|
||||||
|
#ifndef CONFIG_DM_I2C
|
||||||
#define CONFIG_SYS_I2C
|
#define CONFIG_SYS_I2C
|
||||||
|
#else
|
||||||
|
#define CONFIG_I2C_SET_DEFAULT_BUS_NUM
|
||||||
|
#define CONFIG_I2C_DEFAULT_BUS_NUMBER 0
|
||||||
|
#endif
|
||||||
#define CONFIG_SYS_I2C_MXC
|
#define CONFIG_SYS_I2C_MXC
|
||||||
#define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
|
#define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
|
||||||
#define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
|
#define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
|
||||||
|
@@ -1,6 +1,7 @@
|
|||||||
/* SPDX-License-Identifier: GPL-2.0+ */
|
/* SPDX-License-Identifier: GPL-2.0+ */
|
||||||
/*
|
/*
|
||||||
* Copyright 2014 Freescale Semiconductor, Inc.
|
* Copyright 2014 Freescale Semiconductor, Inc.
|
||||||
|
* Copyright 2019 NXP
|
||||||
*/
|
*/
|
||||||
|
|
||||||
#ifndef __CONFIG_H
|
#ifndef __CONFIG_H
|
||||||
@@ -331,7 +332,12 @@ unsigned long get_board_ddr_clk(void);
|
|||||||
/*
|
/*
|
||||||
* I2C
|
* I2C
|
||||||
*/
|
*/
|
||||||
|
#ifndef CONFIG_DM_I2C
|
||||||
#define CONFIG_SYS_I2C
|
#define CONFIG_SYS_I2C
|
||||||
|
#else
|
||||||
|
#define CONFIG_I2C_SET_DEFAULT_BUS_NUM
|
||||||
|
#define CONFIG_I2C_DEFAULT_BUS_NUMBER 0
|
||||||
|
#endif
|
||||||
#define CONFIG_SYS_I2C_MXC
|
#define CONFIG_SYS_I2C_MXC
|
||||||
#define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
|
#define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
|
||||||
#define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
|
#define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
|
||||||
|
@@ -1,5 +1,5 @@
|
|||||||
/* SPDX-License-Identifier: GPL-2.0
|
/* SPDX-License-Identifier: GPL-2.0
|
||||||
* Copyright 2016-2018 NXP Semiconductors
|
* Copyright 2016-2019 NXP Semiconductors
|
||||||
* Copyright 2019 Vladimir Oltean <olteanv@gmail.com>
|
* Copyright 2019 Vladimir Oltean <olteanv@gmail.com>
|
||||||
*/
|
*/
|
||||||
|
|
||||||
@@ -107,7 +107,12 @@
|
|||||||
#define CONFIG_BAUDRATE 115200
|
#define CONFIG_BAUDRATE 115200
|
||||||
|
|
||||||
/* I2C */
|
/* I2C */
|
||||||
|
#ifndef CONFIG_DM_I2C
|
||||||
#define CONFIG_SYS_I2C
|
#define CONFIG_SYS_I2C
|
||||||
|
#else
|
||||||
|
#define CONFIG_I2C_SET_DEFAULT_BUS_NUM
|
||||||
|
#define CONFIG_I2C_DEFAULT_BUS_NUMBER 0
|
||||||
|
#endif
|
||||||
#define CONFIG_SYS_I2C_MXC
|
#define CONFIG_SYS_I2C_MXC
|
||||||
#define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
|
#define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
|
||||||
#define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
|
#define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
|
||||||
|
@@ -1,6 +1,7 @@
|
|||||||
/* SPDX-License-Identifier: GPL-2.0+ */
|
/* SPDX-License-Identifier: GPL-2.0+ */
|
||||||
/*
|
/*
|
||||||
* Copyright 2014 Freescale Semiconductor, Inc.
|
* Copyright 2014 Freescale Semiconductor, Inc.
|
||||||
|
* Copyright 2019 NXP
|
||||||
*/
|
*/
|
||||||
|
|
||||||
#ifndef __CONFIG_H
|
#ifndef __CONFIG_H
|
||||||
@@ -209,7 +210,12 @@
|
|||||||
/*
|
/*
|
||||||
* I2C
|
* I2C
|
||||||
*/
|
*/
|
||||||
|
#ifndef CONFIG_DM_I2C
|
||||||
#define CONFIG_SYS_I2C
|
#define CONFIG_SYS_I2C
|
||||||
|
#else
|
||||||
|
#define CONFIG_I2C_SET_DEFAULT_BUS_NUM
|
||||||
|
#define CONFIG_I2C_DEFAULT_BUS_NUMBER 0
|
||||||
|
#endif
|
||||||
#define CONFIG_SYS_I2C_MXC
|
#define CONFIG_SYS_I2C_MXC
|
||||||
#define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
|
#define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
|
||||||
#define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
|
#define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
|
||||||
@@ -446,6 +452,7 @@
|
|||||||
|
|
||||||
#ifdef CONFIG_SPL_BUILD
|
#ifdef CONFIG_SPL_BUILD
|
||||||
#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
|
#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
|
||||||
|
#undef CONFIG_DM_I2C
|
||||||
#else
|
#else
|
||||||
#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
|
#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
|
||||||
#endif
|
#endif
|
||||||
|
Reference in New Issue
Block a user